# **I.MX RT Design Tips and FAQ**

# JI CHENG OCTOBER 2018







# iMX RT Agenda

- iMXRT Design Tips
  - Hardware Design
  - -Software Design
- iMXRT Learning Materials
- iMXRT FAQ



# IMX RT Design Tips —Hardware (A1 silicon)



1. In general, a critical power sequence should be followed on i.MXRT HW design. SNVS power domain should be POR ahead of other power domain just following below EVK schematic design, but if the lowest sleep power mode(SNVS Mode) is not necessary in your app, SNVS\_IN can be POR together with other power domain to implement true one LDO or DC-DC regulator in system.



2. IMXRT has a DC-DC inside to generate 1.2v for VDD\_SOC\_IN to save BOM cost and to improve power efficiency. But to make this inside DC-DC module working normally a >1ms RC delay circuit should be added on DCDC\_PSWITCH pin to make PSWITCH POR later than DCDC\_IN, and surely don't forget the LC circuit on DCDC\_LP pin to comprise the completed DCDC circuit;







3. To make sure the system boot with stability, an external reset IC is recommended to hold i.MXRT POR\_B with active low to wait chip's power domain to be stable and then released to normal high after reset IC's fixed reset active timeout period (usually > 140ms);



4. To select a suitable LDO and DC-DC regulator to meet i.MXRT min system power supply requirement, i.MXRT's power consumption should be considered clearly. The below two figures shows the max supply current and some core power domain's real power consumption testing by ourselves, which can be taken as reference for power supply selection, enough margin should be reserved;

Table 11. Maximum supply currents

| Power Rail                                    | Conditions                                                                                                                                                                                                                                                                    | Max Current | Unit |  |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|--|
| DCDC_IN                                       | Max power for FF chip at 105 °C                                                                                                                                                                                                                                               | 100         | mA   |  |
| VDD_HIGH_IN                                   | Include internal loading in analog                                                                                                                                                                                                                                            | 50          | mA   |  |
| VDD_SNVS_IN                                   | _                                                                                                                                                                                                                                                                             | 250         | μА   |  |
| USB_OTG1_VBUS<br>USB_OTG2_VBUS                | 25 mA for each active USB interface                                                                                                                                                                                                                                           | 50          | mA   |  |
| VDDA_ADC_3P3                                  | 3.3 V power supply for 12-bit ADC, 600 μA typical, 750 μA max, for each ADC. 100 Ohm max loading for touch panel, cause 33 mA current.                                                                                                                                        | 40          | mA   |  |
| NVCC_GPIO<br>NVCC_SD0<br>NVCC_SD1<br>NVCC_EMC | Imax = N x C x V x (0.5 x F) Where: N—Number of IO pins supplied by the power line C—Equivalent external capacitive load V—IO voltage (0.5 x F)—Data change rate. Up to 0.5 of the clock rate (F) In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz. |             |      |  |

| Power Rail  | Overdrive<br>( 600MHz ) |                 | Full Speed Run<br>( 528MHz ) |                | Low Speed Run<br>( 132MHz ) |               | Low Power Run<br>( 24MHz ) |                 |               |                |                 |               |
|-------------|-------------------------|-----------------|------------------------------|----------------|-----------------------------|---------------|----------------------------|-----------------|---------------|----------------|-----------------|---------------|
|             | Voltage<br>(V)          | Current<br>(mA) | Power<br>(mW)                | Voltage<br>(V) | Current<br>(mA)             | Power<br>(mW) | Voltage<br>(V)             | Current<br>(mA) | Power<br>(mW) | Voltage<br>(V) | Current<br>(mA) | Power<br>(mW) |
| DCDC_IN     | 3.3                     | 75.3            | 248.49                       | 3.3            | 56.5                        | 186.5         | 3.3                        | 13.70           | 45.21         | 3.3            | 2.26            | 7.4           |
| VDD_HIGH_IN | 3.3                     | 19.840          | 65.5                         | 3.3            | 19.280                      | 63.6          | 3.3                        | 10.060          | 33.2          | 3.3            | 0.310           | 1.02          |
| VDD_SNVS_IN | 3.3                     | 0.068           | 0.224                        | 3.3            | 0.055                       | 0.18          | 3.3                        | 0.024           | 0.08          | 3.3            | 0.015           | 0.050         |

# **Clock Input Design**

1. There are two clock inputs for RT, one is 32.768KHz for SNVS and RTC, another is 24MHz for system clock. Though RT has both 32kHz and 24MHz on-chip RC oscillator inside, external 24MHz crystal is recommended as clock accuracy for system clock and internal 32k RC oscillator can be used instead if a high accuracy RTC is not required, in this case RTC-XTALI should be tied to GND and left RTC-XTALO floating.



#### **SPI Flash Interface Design**

1. For QSPI Flash as XIP function, to archieve highest performance it is recommended to left FLEXSPI\_A\_DQS ( GPIO\_SD\_B1\_05 ) pin floating and config sample clock source as 01-loopback from DQS pad mode to archieve max 133MHz Flexspi\_clk. Besides, it is also recommend to pull-up QSPI flash pin1(CE) and pin7(hold) to make sure QSPI Flash boot up stability. (Note: SEMC\_DQS is also recommend to be floating to archieve max speed)

| FLEXSPI A | FLEXSPI_A_DATA0 | GPIO_AD_B1_02 | ALT1     |
|-----------|-----------------|---------------|----------|
|           |                 | GPIO_SD_B1_08 | ALT1     |
|           | FLEXSPI_A_DATA1 | GPIO_AD_B1_04 | ALT1     |
|           |                 | GPIO_SD_B1_10 | ALT1     |
|           | FLEXSPI_A_DATA2 | GPIO_AD_B1_03 | ALT1     |
|           |                 | GPIO_SD_B1_09 | ALT1     |
|           | FLEXSPI_A_DATA3 | GPIO_AD_B1_00 | ALT1     |
|           |                 | GPIO_SD_B1_06 | ALT1     |
|           | FLEXSPI_A_DQS   | GPIO_SD_B1_05 | ALT1     |
|           | FLEXSPI_A_SCLK  | GPIO_AD_B1_01 | ALT1     |
|           |                 | GPIO_SD_B1_07 | ALT1     |
|           | FLEXSPI_A_SS0_B | GPIO_AD_B1_05 | ALT1     |
|           |                 | GPIO_SD_B1_11 | ALT1     |
|           | DODG 01/0       | FLASH 3V3     | <u> </u> |



| 5-4      | Sample Clock source selection for Flash Reading                                                                                                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXCLKSRC | Refer RX Clock Source Features for more details 00b - Dummy Read strobe generated by FlexSPI Controller and loopback internally. 01b - Dummy Read strobe generated by FlexSPI Controller and loopback from DQS pad. 10b - Reserved 11b - Flash provided Read strobe and input from DQS pad |

#### 4.5.2.1.1 SDR mode with FlexSPIn\_MCR0[RXCLKSRC] = 0x0, 0x1

Table 35. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X0

| Symbol          | Parameter                    | Min  | Max | Unit |
|-----------------|------------------------------|------|-----|------|
| _               | Frequency of operation       | _    | 60  | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 8.67 | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 0    | _   | ns   |

Table 36. FlexSPI input timing in SDR mode where FlexSPIn\_MCR0[RXCLKSRC] = 0X1

| Symbol          | Parameter                    | Min | Max | Unit |
|-----------------|------------------------------|-----|-----|------|
| _               | Frequency of operation       | _   | 133 | MHz  |
| T <sub>IS</sub> | Setup time for incoming data | 2   | _   | ns   |
| T <sub>IH</sub> | Hold time for incoming data  | 1   | _   | ns   |



#### **Boot mode Config Design**

1. Taking RT1020 boot mode as example<sup>1</sup>, BT\_CFG and BOOT\_MODE pins are only latched on rising edge of POR\_B, after that the pins could be used as general GPIOs as usual. And once external Flash type is fixed in customer design, no need to using switch on or off to config BT\_CFG by using pull-up/down resistor to give fixed 1 or 0. BOOT\_MODE pins are recommended to keep using a switch or a jump for different boot mode for debugging and firmware update.



Table 8-2. Boot MODE pin settings

| BOOT_MODE[1:0] | Boot Type         |
|----------------|-------------------|
| 00             | Boot From Fuses   |
| 01             | Serial Downloader |
| 10             | Internal Boot     |
| 11             | Reserved          |

| FUSE MAP | 0/1         | 0/1         | 0/1         | 0/1         | 0/1         | 0/1         | 0/1         | 0/1         | 0/1         | 0/1     |
|----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------|
| TYPE     | BOOT_CFG[9] | BOOT_CFG[8] | BOOT_CFG[7] | BOOT_CFG[6] | BOOT_CFG[5] | BOOT_CFG[4] | BOOT_CFG[3] | BOOT_CFG[2] | BOOT_CFG[1] | BOOT_CF |
|          |             |             |             |             |             |             | FLASH TYPE: |             |             |         |

| FlexSPI1 - Serial NOR  | HOLD TIME:<br>00 - 500us<br>01 - 1ms<br>10 - 3ms<br>11 - 10ms                                           | 0 | 0 | 0                                        | 0                                                | 000-Device supports 3B read by defau<br>001-Device supports 4B read by defau<br>010-HyperFlash 1V8<br>011-HyperFlash 3V3<br>100-MXIC Octal DDR<br>101 - Micron Octal DDR<br>111 - QSPI device supports 3B read by<br>(on secondary pinmux opt i or) | lt                                                                                    | EncryptedXIP<br>0 - Disabled<br>1- Enabled |
|------------------------|---------------------------------------------------------------------------------------------------------|---|---|------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------|
| SD                     | SD/SDXC Speed:<br>00 - Normal/SDR12<br>01 - High/SDR25<br>10 - SDR50<br>11 - SDR104                     | 0 | 0 | 1                                        | 0 - 1-bit<br>1 - 4-bit                           | SD Power Cycle Enable: SD Loopback Clock Source (lor SDR50 and SDR104 only)  1' - Enabled via USDHC. RST pad '1' - direct                                                                                                                           | Port Select:<br>0 - eSDHC1<br>1 - eSDHC2                                              | Fast Boot:<br>0 - Regular<br>1 - Fast Boot |
| FlexSPI1 - Serial NAND | "CS_INTERVAL:<br>CS_de-asserted<br>interval between two commands<br>0 - 100ns<br>1 - 200ns<br>2 - 400ns | 1 | 1 | BOOT_SEARCH<br>_COUNT:<br>0 - 1<br>1 - 2 | COL_ADDRESS<br>_WIDTH:<br>0 - 126ts<br>1 - 136ts | SPI NAND HOLD TIME  00 - 0 us 01 - 500us 10 - 1 ms 11 - 3 ms                                                                                                                                                                                        | BOOT_SEARCH_<br>Search Stride for<br>(in terms of pag<br>0 - 64<br>1 - 128<br>2 - 256 | FCB and DBBT                               |

#### **USB** Design

1. USB\_OTG1 interface or LPUART1(GPIO\_AD\_B0\_12 and GPIO\_AD\_B0\_13) should be reserved for NXP flashloader tools, including firmware update, security and Fuse by setting BOOT MODE as serial download mode. And of course USB\_OTG1 can be used as normal USB 2.0 function. Besides, one thing should be taken care that USB TVS protection diode should select corresponding part for full-speed and high-speed USB application.





#### 8.1 Chip-specific Boot Information

This device has various peripherals supported by the ROM bootloader.

Table 8-1. ROM Bootloader Peripheral PinMux

| Peripheral | Instance | Port (IO function) | PAD           | Mode |
|------------|----------|--------------------|---------------|------|
| LPUART     | 1        | LPUART1_TX         | GPIO_AD_B0_12 | ALT2 |
|            |          | LPUART1_RX         | GPIO_AD_B0_13 | ALT2 |



# Small Tips Design

1. JTAG\_MOD pin must be tied to GND with a pull-down resistor to make sure JTAG/SWD debug working normally;



2. TEST\_MODE pin is reserved for NXP factory manufacturing use, suggest to tie to GND directly;



3. Both Flexspi\_DQS and SEMC\_DQS pad are recommended to be floating and do not used for other function if external memory has not this DQS dedicated pin;

# IMX RT Design Tips —Software



• i.MXRT1050 has total 512KB FlexRAM, default 128KB ITCM, 128KB DTCM and 256KB OCRAM (half on RT1020 and extra 512KB OCRAM on RT1060). While in many cases the default distribution can't meet customer requirement. Thanks to RT FlexRAM's Flex, it can be partitioned with different size with flexibility by fixed step size(32KB for RT1050, 16KB for RT1020).

 Two options to redistribute flexRAM, one is by setting eFuse(OTP, config only once), another is by setting IOMUXC\_GPR register dynamically which is more flexible. Here I take the latter one as example at Keil.

| FlexRAM | Memory Map   |
|---------|--------------|
| ITCM    | 0x0000_0000~ |
| DTCM    | 0x2000_0000~ |
| OCRAM   | 0x2020_0000~ |



1. Firstly, the ITCM, DTCM and OCRAM's memory map should be well noted as below;

| FlexRAM | Memory Map   |
|---------|--------------|
| ITCM    | 0x0000_0000~ |
| DTCM    | 0x2000_0000~ |
| OCRAM   | 0x2020_0000~ |

- 2. IOMUXC\_GPR\_GPR14, 16 and 17, these three registers need to be learned.
- (a) CFGITCMSZ and CFGDTCMSZ in GPR14 means max configurable size, so it is ok to just set them as 0b1010(512KB);
- (b) BANK\_CFG\_SEL in GPR16 controls FlexRAM bank config source, default use fuse value to config(the default fuse configs 128KB ITCM, 128KB DTCM and 256KB OCRAM), we should change this BANK\_CFG\_SEL bit to use FLEXRAM\_BANK\_CFG which is in GPR17 register to config FlexRAM partition, so GPR16 should be ORed with 0x0000\_0007;

#### IOMUXC\_GPR\_GPR14 field descriptions (continued)

| Field         |       | Description                   |  |  |
|---------------|-------|-------------------------------|--|--|
|               | 0110  | 32 KB                         |  |  |
|               | 0111  | 64 KB                         |  |  |
|               | 1000  | 128 KB                        |  |  |
|               | 1001  | 256 KB                        |  |  |
|               | 1010  | 512 KB                        |  |  |
|               | other | reserved                      |  |  |
| 19–16<br>CM7_ | ITCM  | ITCM total size configuration |  |  |
| CFGITCMSZ     | 0000  | 0 KB (No ITCM)                |  |  |
|               | 0011  | 4 KB                          |  |  |
|               | 0100  | 8 KB                          |  |  |
|               | 0101  | 16 KB                         |  |  |
|               | 0110  | 32 KB                         |  |  |
|               | 0111  | 64 KB                         |  |  |
|               | 1000  |                               |  |  |
|               | 1001  | 256 KB                        |  |  |
|               | 1010  | 512 KB                        |  |  |
|               | other | reserved                      |  |  |

#### IOMUXC\_GPR\_GPR16 field descriptions

| Field                         | Description                                                                                                                                                               |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31–7<br>CM7_INIT_VTOR         | Vector table offset register out of reset. See the ARM v7-M Architecture Reference Manual for more information about the vector table offset register (VTOR).             |  |  |
| 6–3<br>-                      | This field is reserved. Reserved                                                                                                                                          |  |  |
| 2<br>FLEXRAM_<br>BANK_CFG_SEL | FlexRAM bank config source select  0 use fuse value to config  1 use FLEXRAM_BANK_CFG to config                                                                           |  |  |
| 1<br>INIT_DTCM_EN             | DTCM enable initialization out of reset.  NOTE: When a TCM is enabled, the corresponding CFG*TCMSZ register must NOT be set to 0'b0000  DTCM is disabled  DTCM is enabled |  |  |
| 0<br>INIT_ITCM_EN             | ITCM enable initialization out of reset.  NOTE: When a TCM is enabled, the corresponding CFG*TCMSZ register must NOT be set to 0'b0000  ITCM is disabled  ITCM is enabled |  |  |



(c) FLEXRAM\_BANK\_CFG control which RAM bank using for ITCM/DTCM/OCRAM. The below table in AN12077 can be taken as reference for 16 possible configuration value, but it is not limited with these 16 kinds;



16 possible configurations of FlexRAM banks using fuse value on i.MX RT1050 **FUSE** FlexRAM IOMUXC\_GPR\_GPR17 **OCRAM** DTCM ITCM (FLEXRAM\_BANK\_CFG) Configuration [kB] (binary) 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 1 0x6D0 [19:16] 0b0000 128 128 0b0001 010101010101101011111101001010101 128 64 0b0010 0101101011111111111111111110100101 ון ון ון ון מסוסוס 128 128 256 32 0b0011 128 000000011 128 0b0100 010101010101111111111101001010101 0b0101 010101010101010111111101001010101 000000110000 384 64 256 448 0b1000 010110101010111111111110101010101 0 0 0 0 0 0 1 1 128 256 128 192 256 64 0b1010 1010101011111111111111111110100101 192 256 0b1011 101010101010101010101010101010 ם | ס | ס | ס | ס | ס | ס | ס | ס | ס 64 448 0 1000001111110000 128 0b1101 0101010101010101010101111001010 32 256 0b1110 0101010101011111111111111111110101 

3. In keil, two must actions need to modify accordingly, the scatter file and the above three registers' config. Scatter file should match the new RAM partition and three GPR register should config before \_\_main in keil, so it is ok to add them at Systeminit();

```
gpio_led_output.c | MIMXRT1052xxxxx ram.scf
                                           evkbimxrt1050 ram.ini
56
                                              0x00000000
    #define m interrupts start
    #define m interrupts size
                                              0x00000400
59
                                              0x00000400
    #define m text start
61
    #define m text size
                                              0x0003FC00 /*256KB ITCM*/
62
                                              0x20000000
    #define m data start
    #define m data size
                                              0x00030000 /*192KB DTCM*/
65
    #define m data2 start
                                              0x00010000 /*64KB OCRAM*/
    #define m data2 size
```

```
apio led output.c
                    MIMXRT1052xxxxx ram.scf
                                        evkbimxrt1050 ram.ini
                                                              system_MIMXRT1052.c
291 #if defined( DCACHE PRESENT) && DCACHE PRESENT
          if (SCB CCR DC Msk != (SCB CCR DC Msk & SCB->CCR)) {
292
293
              SCB EnableDCache();
294
295
     #endif
296
       //SDRAM Init();
297
       IOMUXC GPR->GPR14 |= 0x00AA0000;
298
       IOMUXC GPR->GPR16 \mid= 0x000000007;
299
       IOMUXC GPR->GPR17 = 0xAAFFFFA5;//256KB ITCM, 192KB DTCM, 64KB OCRAM
300
301
       SystemInitHook();
302
```



4. If we want to debug the code on new ITCM, one more action should be done. The Initialization file should also be change to init the GPR registers to make the new partition take effective before downloading the firmare. Besides, the below "load application at Startup" selection must be removed as it will ignore the init file to download the firmware;

```
gpio_led_output.c | MIMXRT1052xxxxx_ram.scf
                                      evkbimxrt1050_ram.ini
68
69
        if (dcdc trim loaded)
70 日
71
            // delay about 400us till dcdc is stable.
72
            Sleep (1);
73
74
75
    FUNC void Setup (void) {
      loadDcdcTrim();
      SP = RDWORD(0x00000000);
                                          // Setup Stack Pointer
79
      PC = RDWORD(0x00000004);
80
       WDWORD (OXEOOEDOS, OXOOOOOOO); // Secur
                                                    Vector Table Offset Reg
81
      /* Config the new partition before downloding
82
      WDWORD(0x400AC038, 0x00AA0000);//GPR14
83
       WDWORD(0x400AC040, 0x000000007);//GPR16
84
      WDWORD(0x400AC044, 0xAAFFFFA5);//GPR14
85
86
                                          // executes upon software RESET
    FUNC void OnResetExec (void) {
      Setup();
                                          // Setup for Running
89
90
91
    Setup();
                                          // Setup for Running
    LOAD %L INCREMENTAL
                                          // Download
```



5. Enjoy;

# **Using J-Flash to programming QSPI Flash**

1. The J-Flash inside the Segger software package is a very useful, friendly and polular tool for product pilot run and even mass production. In the latest version(v6.32 and above), i.MXRT external QSPI Flash programming is supported.

#### Version V6.32 (2018-04-20) 1. J-Flash; When importing a binary data file, the start address of the the first flash memory bank is set as default start address. 2. DLL: Added API functions: JLINK ReadMemZonedU32(), JLINK ReadMemZonedU16(), JLINK WriteZonedU32(), JLINK WriteZonedU16() 3. DLL: Added PCode/script file functions JLINK MEM Preserve(), JLINK MEM Restore(), JLINK MEM Fill() 4. DLL: Added command string "MemPreserveOnReset" to specify memory areas that need to be preserved + restored across resets 5. DLL: Added support for accessing memory via different zones/methods (e.g. AHB-AP, APB-AP, ... on Cortex-A/R, to allow live updates). Will be used in future SEGGER Ozon DLL: Debugging on NXP LPC54S0xx devices did not work. Fixed. DLL: Improved debugging on NXP LPC540xx devices. 8. GDBServer: Added support for SEGGER specific GDB protocol extension for streaming trace (gSeggerSTRACE:caps, gSeggerSTRACE:GetInstStats) 9. GDBServer: Improved parsing speed of GDB protocol packets 10. J-Flash Lite: NXP LPC540xx: QSPI could not be erased because banks was not marked as "always present". Fixed, As these devices do not provide internal flash, but QSPI 11. J-Flash: Improved log output during Erase/Program/Read back. 12. J-Flash: Under special circumstances, reading back flash contents could be slowed down by accident (e.g. when reading large parts of the flash with lots of non-programmed 13. J-Flash: When generating a DAT file with big gaps for Flasher stand-alone operation, for parallel CFI NOR flash, it could happen that Flasher failed to flash the file while J-Flash. 14. J-Flash: When reading back large flash areas where there were huge non-programmed parts between programmed data areas, J-Flash could enter an endless loop. Fixed. 15. J-Link Commander: NXP LPC540xx: QSPI could not be erased because banks was not marked as "always present". Fixed. As these devices do not provide internal flash, but 16. J-Link Commander: VTref is now shown with additional information if "fixed VTref" is active. 17. J-Link Configurator: A crash could happen when hitting "Update firmware of selected emulators" but not having any emulators selected. Fixed. 18. Package (Linux): 3rd party plugins may failed to detect certain executables like J-Link GDB Server names. Fixed, (Added symlinks because executable names were changed 19. Package (macOS): 3rd party plugins may failed to detect certain executables like J-Link GDB Server names. Fixed. (Added symlinks because executable names were change 20. UM08001: Added SEGGER specific GDB protocol extension for streaming trace 21. UM08001: Moved J-Link GDB Server to separate chapter 22. DLL: Added SPI / SPIFI (QSPI) support for Eon EN25QH64 SPI flash 23. DLL: Added SPI / SPIFI (QSPI) support for Macronix MX25R3235F, MX25L6433F and MX25R4035F SPI flashes. 24. DLL: Added flash programming support for Silicon Labs EFR32MG14PxxxF256, EFR32BG14PxxxF256 and EFR32FG14PxxxF256 series devices. 25. DLL: Added flash programming support for Cypress CY8C4125xxx-PSxxx and CY8C4145xxx-PSxxx series devices. 26. DLL: Added flash programming support for Cypress CYBLE-014008-00, CYBLE-022001-00 and CYBLE-214009-00 series devices. 27. DLL: Added flash programming support for Maxim MAX32552 series devices. 28. DLL: Added flash programming support for Microchip ATSAMHA0E / ATSAMHA0G series devices. 29. DLL: Added flash programming support for Microchip PIC32MX170F512H series devices. 30. DLL: Added flash programming support for NXP LPC804 series devices. 31. DLL: Added flash programming support for ST "STM32L442KC" series devices. 32. DLL: Added flash programming support for Silicon Labs EFM32TG11BxxxF64 and EFM32TG11BxxxF128 series devices. 33. DLL: NXP iMXRT1051 / iMXRT1052: Added HyperFlash flash programming support. 34. DLL: NXP iMXRT1051 / iMXRT1052: Added QSPI flash programming support. 35. DLL: NXP iMXRT1051 / iMXRT1052: Changed device names to more generic ones (MIMXRT1051xxxxA, MIMXRT1052xxxxA, MIMXRT1051xxxxA and MIMXRT1052xxxxB.

# **Using J-Flash to programming QSPI Flash**

2. The flashloader for RT1050/20/60 could program/Erase many vendors' QSPI Flash, but it doesn't set QE bit, which means chip may boot with failure if we config RT FlexSPI boot FCB information with Quad-line boot by using J-Flash to programming the QSPI Flash for the first time. While Thanks to J-Flash is powerful enough, it supports 3<sup>rd</sup> party flashloader by following CMSIS standard elf or FLM flash algorithm file. The below link can be taken as reference.

#### https://wiki.segger.com/Adding\_Support\_for\_New\_Devices

3. I work out a flashloader source code to customize different vendor's QSPI Flash which can set QE bit automatically. Copy the attached flashloder file(MIMXRT1021\_GD\_QSPI\_4KB\_SEC.FLM) into Segger-Jlink install path (C:\SEGGER\JLink\_V634b\Devices\NXP\iMXRT102x) and modify the JlinkDevices.xml with the new flash algorithm to replace the old one.



```
| Service | Serv
```

# **Using J-Flash to programming QSPI Flash**

4. Now, everything is ready. Open J-Flash to select i.MXRT1021 and start your journey.





#### **Security external Flash boot**

- 1. Now there are some AN docs released at NXP Website, and more is coming;
- 2. Recently we will announce a tiny tool for one-stop firmware security and downloading;
- 3. Attached file(secure for RT ver0.2.pdf) is a security step by step guide to be as reference.

# IMX RT Learning materials



#### **Valued Application Notes**

- 1. AN12183-How to Enable Debugging for FLEXSPI NOR Flash
- 2. AN12108-How to Enable Boot from QSPI Flash
- 3. AN12042-Using the i.MXRT L1 Cache
- 4. AN12077-Using the i.MX RT FlexRAM
- 5. AN12085-How to use iMXRT Low Power feature
- 6. AN12238-i.MXRT Flashloader use case(including FUSE PROGRAM steps)

#### **Valued Tools**

- 1. Flashloader i.MX-RT1050 & Flashloader i.MX-RT1020
- The flashloader is a companion tool to the i.MX Boot ROM and offers a solution for generating bootable images and programming boot images into boot devices.
- Supports programming of boot devices:
  - QuadSPI NOR/Octal Flash / HyperFLASH
  - Serial NAND
  - eMMC
  - SD
  - Parallel NOR
  - SLC raw NAND
  - SPI NOR/EEPROM



#### **Valued Tools**

#### 2. Chip package export tool

- https://www.nxp.com/support/developer-resources/models-and-test-data/microcontrollersymbols-footprints-and-models:MCUCAD?fsrch=1&sr=1&pageNum=1#
  - A good efficiency tool to export MCU's schematic and PCB footprints package to common CAD/EDA tool, like Altium Designer and Cadence.

#### Microcontroller Symbols, Footprints and Models

#### **Exporting Universal BXL Files**

We offer Microcontroller symbols and footprints in a single, vendor-neutral BXL file. A free export tool provided by Accelerated Designs can be used to convert BXL files to CAD systems.

Step 1: - Download and install the Ultra Librarian software 🕹

Step 2: - Open the desired BXL file

Step 3: - Use Ultra Librarian to export to the CAD tool(s) of your choice

#### CAD/EDA schematic symbols are available in the following formats:

#### Symbols

- Altium PCAD (importable by Altium Designer)
- Cadence Allegro DE HDL (Concept)
- Cadence Orcad Capture
- Eagle
- Mentor DxDesigner
- Mentor Design Capture
- Mentor Design Architect
- Mentor PowerLogic
- Target 3001
- Zuken Cadstar

#### CAD PCB footprints are available in the following formats:

#### Footprints

- Altium PCAD (importable by Altium Designer)
- Cadence Orcad Layout
- Cadence Orcad PCB Editor
- Cadence Allegro
- Eagle
- Mentor Boardstation
- Mentor PowerPCB (PADS)
- Mentor Expedition
- Target 3001
- Zuken Cadstar



# **Good Community and BBS**

- 1. NXP Community
- https://Community.nxp.com/welcome
- 2. 野火RT1050板块

http://www.firebbs.cn/forum-RT1050-1.html

- 3. 正点原子RT1050板块
- http://www.openedv.com/forum-252-1.html
- 4. NXP官方技术分享微信公众号 ◀





SECURE CONNECTIONS FOR A SMARTER WORLD